## Area-Selective Atomic Layer Deposition: Conformal Coating, Subnanometer Thickness Control, and Smart Positioning

Ming Fang<sup>†,§</sup> and Johnny C. Ho<sup>\*,†,‡,§</sup>

†Department of Physics and Materials Science, City University of Hong Kong, 83 Tat Chee Avenue, Kowloon, Hong Kong, †State Key Laboratory of Millimeter Waves, City University of Hong Kong, 83 Tat Chee Avenue, Kowloon, Hong Kong, and \*Shenzhen Research Institute, City University of Hong Kong, Shenzhen, 518057, P. R. China

ABSTRACT Transistors have already been made three-dimensional (3D), with device channels (i.e., fins in trigate field-effect transistor (FinFET) technology) that are taller, thinner, and closer together in order to enhance device performance and lower active power consumption. As device scaling continues, these transistors will require more advanced, fabrication-enabling technologies for the conformal deposition of high- $\kappa$  dielectric layers on their 3D channels with accurate position alignment and thickness control down to the subnanometer scale. Among many competing techniques, area-selective atomic layer deposition (AS-ALD) is a promising method that is well suited to the requirements without the use of complicated, complementary metal-oxide semiconductor (CMOS)-incompatible



processes. However, further progress is limited by poor area selectivity for thicker films formed via a higher number of ALD cycles as well as the prolonged processing time. In this issue of ACS Nano, Professor Stacy Bent and her research group demonstrate a straightforward self-correcting ALD approach, combining selective deposition with a postprocess mild chemical etching, which enables selective deposition of dielectric films with thicknesses and processing times at least 10 times larger and 48 times shorter, respectively, than those obtained by conventional AS-ALD processes. These advances present an important technological breakthrough that may drive the AS-ALD technique a step closer toward industrial applications in electronics, catalysis, and photonics, etc. where more efficient device fabrication processes are needed.

n the past few decades, semiconductor technology improvements have been extensively driven by electronic device scaling. Since the high- $\kappa$ /metal gate device configuration was adopted for the Si transistor design by Intel in 2007, atomic layer deposition (ALD) has become one of the enabling fabrication techniques to push device performance and energy efficiency forward.<sup>1,2</sup> Currently, transistors are departing from conventional planar structures and are moving into three dimensions with the current flowing on three sides of the device channel (i.e., top, left, and right in the 22 nm trigate FinFET technology); the advances of ALD achieving pinhole-free high- $\kappa$ films over 3D channels has been critical for this development.<sup>3</sup> Unlike the conventional gate dielectric of SiO<sub>2</sub>, which can be grown on Si by thermal oxidization, ALD is a

deposition scheme that enables the conformal coating of dielectric films with subnanometer control in thickness from vapor sources.<sup>4,5</sup> In contrast to standard physical and/or chemical vapor depositions, an ALD process is implemented by alternating pulses of gaseous chemical precursors that react with the substrate.<sup>5</sup> During each exposure, surface reactions occur only at the reactive sites, which restrict the formation of films to one atomic layer at a time. This self-limiting nature of surface reactions minimizes the influences of any uncontrollable parameters (e.g., randomness of the precursor flux) during film coating because extra precursors are removed and evacuated after each pulse. As a result, the deposited ALD films are atomically smooth and conformal to the substrate, even with high aspect ratio nanostructures and, thus,

\* Address correspondence to johnnyho@cityu.edu.hk.

Published online September 09, 2015 10.1021/acsnano.5b05249

© 2015 American Chemical Society

perfect for use in high-quality dielectrics for continued device miniaturization.

During the ALD process, film nucleation is highly dependent on the surface chemistry of the substrate. It is possible to achieve area-selective atomic layer deposition (AS-ALD) by chemically tailoring the substrate surface. Since AS-ALD can offer a number of advantages in transistor fabrication, including reduction of the lithography steps required, elimination of complicated etching processes, and minimization of expensive and poisonous reagent use, the possibility of performing highly efficient AS-ALD has been widely pursued in recent years. In most cases, self-assembled monolayers (SAMs) are utilized as the resist layer for ALD by converting the chemically reactive sites on substrates into their nonreactive forms. For instance. alkylsilanes have been utilized as surface modifiers on silicon to block ALD nucleation for area-selective deposition of a variety of inorganic films such as ZnO, TiO2, HfO2, and ZrO<sub>2</sub>.6-8 Octadecylphosphonic acid (ODPA) has also been used to form well-packed resist lavers on patterned metal surfaces so that ALD layers can be selectively deposited only on the metal-free regions.9-11 To achieve a successful AS-ALD, the SAM blocking layers should be defect-free to eliminate the undesired growth of depositing materials on the passivated region. Unfortunately, preparing a defect-free SAM is extremely difficult and generally requires a prolonged deposition time, which is typically more than Atomic layer deposition is a deposition scheme that enables the conformal coating of dielectric films with subnanometer control in thickness from vapor sources.

48 h.<sup>7,10</sup> Moreover, even with a highquality SAM resist layer, the selectivity may still be limited to only a few nanometers of the ALD films. These problems may serve to undermine the competence of AS-ALD as a simple and inexpensive process that deserves to be adopted in industrial productions.

In this issue of ACS Nano, Bent and co-workers, 11 one of the pioneering research teams with expertise in a wide variety of ALD schemes, report a self-correcting process that allows the selective deposition of dielectric films with thickness at least 10 times larger than those obtained by conventional AS-ALD processes. This self-correcting method is, in principle, achieved by combining a selective deposition process with a mild chemical etching step, as illustrated in Figure 1. By employing the intrinsically selective adsorption of ODPA on Cu, the authors created a resist layer only on the surface of Cu that prepatterned on the silicon substrate. They then performed ALD over the

patterns to deposit thin Al<sub>2</sub>O<sub>3</sub> films predominately on the Si surface, with only small amounts growing on the Cu regions. At the same time, the selectivity was further increased by coupling with a gentle chemical etching step after deposition, and as a result, thick films (up to 550 deposition cycles) can be patterned with perfect position alignment. In a previous study by the Bent's research group, an electrochemical method was implemented to remove SAMs from oxidized copper in order to increase the selectivity for molecular layer deposition and ALD films;<sup>10</sup> however, such a method might not be compatible with many electronic device fabrication processes. In the present work, they employ a wet chemical etching process to remove the SAMs and the undesired ALD coatings selectively. In particular, they use acetic acid, a mild etchant that does not harm the ALD film on silicon but is still strong enough for SAM removal through selective etching of the underlying native oxide layer on Cu. In addition to the enhanced selectivity, another notable advantage of this combined AS-ALD/chemical etching approach is that it can greatly save time on SAM preparation, because it is no longer necessary to ensure that the SAM is defect-free. As shown in Figure 2, with a post-ALD chemical etching process, ODPA SAMs deposited for 1 h are already robust enough for the selective deposition of Al<sub>2</sub>O<sub>3</sub> with a maximum achievable thickness up to 550 cycles and a minimum feature size down to 500 nm on Cu/Si patterns.



Figure 1. Illustrative schematic demonstrating the hybird AS-ALD process, which combines the selective deposition and selective removal steps.



Figure 2. SEM images of  $\text{Cu/SiO}_2$  patterns subjected to 1 h of ODPA exposure followed by  $\text{Al}_2\text{O}_3$  ALD and acetic acid sonication. Reproduced from ref 11. Copyright 2015 American Chemical Society.

## OUTLOOK AND FUTURE CHALLENGES

Currently, ALD plays an important role in electronics industries by providing high-quality and conformal high-k gate dielectrics for the fabrication of transistors. As device scaling continues, second-generation 3D trigate transistors will be made with 14 nm technology with fins (i.e., device channel) that are made taller, thinner, and closer together, enabling higher performance and less active power consumption. 12 Regardless, these fins with their higher aspect ratios protruding from the surface make lithography of dielectric regions far more challenging. One feasible solution may be the adoption of this newly developed AS-ALD scheme, which can pattern dielectrics with superior atomic control in both thickness and lateral dimensions. Note that since SAMs are utilized as blocking resists for ALD, the method described by Bent et al. may facilitate easy integration with monolayer doping (MLD), 13 another SAM-based next-generation doping technology now listed in the fabrication roadmap, 14 in order to simplify the complexity of future device fabrication but still obtain a much higher yield.

Another important aspect that must be evaluated in the near future is the validity of the selectivity of these AS-ALD processes for the downscaling of feature sizes. Although

In this issue of ACS Nano, Bent and co-workers report a self-correcting process that allows the selective deposition of dielectric films with thickness at least 10 times larger than those obtained by conventional areaselective atomic layer deposition processes.

Bent et al. demonstrated the patternable feature size in the range from several tens of micrometers all the way down to a few hundred of nanometers, 11 this feature size is still too large and not comparable to state-of-the-art device dimensions; further exploration is needed and warranted in this direction. Moreover, the process compatibility of AS-ALD with other fabrication steps also requires further assessment. The post-ALD etching process may have harmful effects on the functional components of commercial device chips. For example, future integrated circuit devices may resort to using

alternative channel materials, such as III—V compounds and Ge for the continued reduction of power consumption and the enhancement of transition speeds; however, some of these materials are vulnerable to the acids used for SAM removal. More importantly, although excellent area selectivity has been achieved in this self-correction approach, it mostly relies on the use of copper patterns, which may induce additional transistor integration complexity similar to the ones in dual-Damascene processes;<sup>15</sup> alternative underlying metal layers may be needed for this AS-ALD scheme.

Along with electronics applications, AS-ALD may also find potential practical application in other technological domains such as hybrid catalysts, photonic crystals, and optoelectronic devices, which require conformal coating of dielectrics and metals over large areas with superior control in film thickness. tunable feature size, and excellent position alignment. 16-19 One example is that AS-ALD of Pt patterns have been successfully attained and demonstrated to be efficient electrode catalysts and current collectors for high-performance solid oxide fuel cells with enhanced power density.<sup>5,17</sup> For these other applications, the processing methods of AS-ALD can be modified accordingly to address different requirements.

Conflict of Interest: The authors declare no competing financial interest.

Acknowledgment. We acknowledge the General Research Fund of the Research Grants Council of Hong Kong SAR, China, under project number CityU 11204614, the National Natural Science Foundation of China (Grant 51202205), the Science Technology and Innovation Committee of Shenzhen Municipality (Grant JCYJ20140419115507588), and a grant from the Shenzhen Research Institute, City University of Hong Kong.

## **REFERENCES AND NOTES**

 Mistry, K.; Allen, C.; Auth, C.; Beattie, B.; Bergstrom, D.; Bost, M.; Brazier, M.; Buehler, M.; Cappellani, A.; Chau, R.; et al. A 45 nm Logic Technology with High-K+ Metal Gate Transistors, Strained Silicon, 9 Cu Interconnect

- Layers, 193 nm Dry Patterning, and 100% Pb-Free Packaging. *Technol. Dig. Int. Electron Devices Meet. IEDM* **2007**, 247–250.
- Kuhn, K. J. Considerations for Ultimate CMOS Scaling. IEEE Trans. Electron Devices 2012, 59, 1813–1828.
- 3. Jan, C.-H.; Bhattacharya, U.; Brain, R.; Choi, S.-J.; Curello, G.; Gupta, G.; Hafez, W.; Jang, M.; Kang, M.; Komeyli, K.; et al. A 22 nm SoC Platform Technology Featuring 3-D Tri-Gate and High-k/Metal Gate, Optimized for Ultra Low Power, High Performance and High Density SoC Applications. *IEEE Int. Electron Devices Meet., 2012* 2012, 3.1.1–3.1.4.
- George, S. M. Atomic Layer Deposition: An Overview. Chem. Rev. 2010, 110, 111–131.
- Johnson, R. W.; Hultqvist, A.; Bent, S. F. A Brief Review of Atomic Layer Deposition: From Fundamentals to Applications. *Mater. Today* 2014, 17, 236–246.
- Yan, M.; Koide, Y.; Babcock, J. R.; Markworth, P. R.; Belot, J. A.; Marks, T. J.; Chang, R. P. H. Selective-Area Atomic Layer Epitaxy Growth of ZnO Features on Soft Lithography-Patterned Substrates. Appl. Phys. Lett. 2001, 79, 1709.
- Chen, R.; Kim, H.; McIntyre, P. C.; Bent, S. F. Self-Assembled Monolayer Resist for Atomic Layer Deposition of HfO<sub>2</sub> and ZrO<sub>2</sub> High-K Gate Dielectrics. Appl. Phys. Lett. 2004, 84, 4017.
- Park, M. H.; Jang, Y. J.; Sung-Suh, H. M.; Sung, M. M. Selective Atomic Layer Deposition of Titanium Oxide on Patterned Self-Assembled Monolayers Formed by Microcontact Printing. *Langmuir* 2004, 20, 2257–2260.
- Hashemi, F. S. M.; Prasittichai, C.; Bent, S. F. A New Resist for Area Selective Atomic and Molecular Layer Deposition on Metal—Dielectric Patterns. J. Phys. Chem. C 2014, 118, 10957–10962.
- Prasittichai, C.; Pickrahn, K. L.; Hashemi, F. S. M.; Bergsman, D. S.; Bent, S. F. Improving Area-Selective Molecular Layer Deposition by Selective SAM Removal. ACS Appl. Mater. Interfaces 2014, 6, 17831–17836.
- Minaye Hashemi, F. S.; Prasittichai, C.; Bent, S. F. Self-Correcting Process for High Quality Patterning by Atomic Layer Deposition. ACS Nano 2015, 10.1021/acsnano.5b03125.
- Novak, S.; Parker, C.; Becher, D.; Liu, M.; Agostinelli, M.; Chahal, M.; Packan, P.; Nayak, P.; Ramey, S.; Natarajan, S. Transistor Aging and Reliability in 14nm Tri-Gate Technology. *IEEE Int. Reliab. Phys. Symp. Proc.* 2015, 2F.2.1–2F.2.5.
- Ho, J. C.; Yerushalmi, R.; Jacobson, Z. A.; Fan, Z.; Alley, R. L.; Javey, A. Controlled Nanoscale Doping of Semiconductors via Molecular Monolayers. Nat. Mater. 2008, 7, 62–67.
- 14. ITRS, International Technology Working Groups, International Techno-

- logy Roadmap for Semiconductors, http://www.semiconwest.org/sites/semiconwest.org/files/data14/docs/043\_Mike\_Garner.pdf (accessed August 2015).
- Lakshminarayanan, S.; Steigerwald, J.; Price, D. T.; Bourgeois, M.; Chow, T. P.; Gutmann, R. J.; Murarka, S. P. Contact and Via Structures with Copper Interconnects Fabricated using Dual Damascene Technology. *IEEE Electron Device Lett.* 1994, 15, 307–309.
- Cao, K.; Zhu, Q.; Shan, B.; Chen, R. Controlled Synthesis of Pd/Pt Core Shell Nanoparticles Using Area-Selective Atomic Layer Deposition. Sci. Rep. 2015, 5, 8470.
- Jiang, X.; Chen, R.; Bent, S. F. Spatial control over atomic layer deposition using microcontact-printed resists. Surf. Coatings Technol. 2007, 201, 8799–8807.
- Dong, W.; Zhang, K.; Zhang, Y.; Wei, T.; Sun, Y.; Chen, X.; Dai, N. Application of Three-Dimensionally Area-Selective Atomic Layer Deposition for Selectively Coating the Vertical Surfaces of Standing Nanopillars. Sci. Rep. 2014, 4, 4458.
- Costas, M. S. Photonic Crystals and Light Localization in the 21st Century; Springer Science & Business Media: Boston, MA, 2012.

www.acsnano.org